# CD4538BM/CD4538BC Dual Precision Monostable ### **General Description** The CD4538B is a dual, precision monostable multivibrator with independent trigger and reset controls. The device is retriggerable and resettable, and the control inputs are internally latched. Two trigger inputs are provided to allow either rising or falling edge triggering. The reset inputs are active low and prevent triggering while active. Precise control of output pulse-width has been achieved using linear CMOS techniques. The pulse duration and accuracy are determined by external components $\mathsf{R}_\mathsf{X}$ and $\mathsf{C}_\mathsf{X}$ . The device does not allow the timing capacitor to discharge through the timing pin on power-down condition. For this reason, no external protection resistor is required in series with the timing pin. Input protection from static discharge is provided on all pins. #### **Features** ■ Wide supply voltage range 3.0V to 15V ■ High noise immunity 0.45 V<sub>CC</sub> (typ.) ■ Low power Fan out of 2 driving 74L or 1 driving 74LS TTL compatibility ■ New formula: PW<sub>OUT</sub> = RC (PW in seconds, R in Ohms, C in Farads) $\pm$ 1.0% pulse-width variation from part to part (typ.) ■ Wide pulse-width range 1 μs to ∞ ■ Separate latched reset inputs Symmetrical output sink and source capability ■ Low standby current 5 nA (typ.) @ 5 V<sub>DC</sub> ■ Pin compatible to CD4528B # **Block and Connection Diagrams** R<sub>X</sub> and C<sub>X</sub> are External Components V<sub>DD</sub> = Pin 16 V<sub>SS</sub> = Pin 8 ### **Dual-In-Line Package** CD4538BM CD4538BC TL/F/6000-2 **Order Number CD4538B** #### **Truth Table** | Inputs | | | Outputs | | | | |--------|---|-----|---------|---|--|--| | Clear | Α | В | œ | Q | | | | L | Х | Х | L | Н | | | | Х | Н | Х | L | Н | | | | X | X | L | L | Н | | | | Н | L | ↓ ↓ | Л | ᅚ | | | | Н | ↑ | Н | 几 | ┰ | | | = High Level Transition from Low to HighTransition from High to Low = One High Level Pulse = One Low Level Pulse = Irrelevant ### Absolute Maximum Ratings (Notes 1 and 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. DC Supply Voltage (V<sub>DD</sub>) -0.5 to +18 V<sub>DC</sub> Input Voltage (V<sub>IN</sub>) -0.5V to V<sub>DD</sub> +0.5 V<sub>DC</sub> Storage Temperature Range (T<sub>S</sub>) -65°C to +150°C Power Dissipation (P<sub>D</sub>) (Soldering, 10 seconds) # Recommended Operating Conditions (Note 2) DC Supply Voltage (V<sub>DD</sub>) $3 \text{ to } 15 \text{ V}_{DC} \\ \text{Input Voltage (V_{IN})} \\ 0 \text{ to } \text{V}_{DD} \text{ V}_{DC} \\$ Operating Temperature Range (T<sub>A</sub>) CD4538BM ### DC Electrical Characteristics CD4538BM (Note 2) | Symbol | Parameter | Conditions | −55°C | | + 25°C | | | + 125°C | | Units | |-----------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|-------------------------|----------------------|-----------------------|----------------------|----------------| | - 1 arameter | | Conditions | Min | Max | Min | Тур | Max | Min | Max | Units | | I <sub>DD</sub> | Quiescent<br>Device Current | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} $ | | 5<br>10<br>20 | | 0.005<br>0.010<br>0.015 | 5<br>10<br>20 | | 150<br>300<br>600 | μΑ<br>μΑ<br>μΑ | | V <sub>OL</sub> | Low Level<br>Output Voltage | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} V_{IA} = V_{DD}, V_{IL} = V_{SS} $ | | 0.05<br>0.05<br>0.05 | | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | | 0.05<br>0.05<br>0.05 | V<br>V | | V <sub>OH</sub> | High Level<br>Output Voltage | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} I_{O} < 1 \ \mu A \\ V_{IH} = V_{DD}, V_{IL} = V_{SS} $ | 4.95<br>9.95<br>14.95 | | 4.95<br>9.95<br>14.95 | 5<br>10<br>15 | | 4.95<br>9.95<br>14.95 | | V<br>V | | V <sub>IL</sub> | Low Level<br>Input Voltage | $\begin{split} & I_O < 1~\mu\text{A} \\ &V_{DD} = 5\text{V}, V_O = 0.5\text{V or } 4.5\text{V} \\ &V_{DD} = 10\text{V}, V_O = 1.0\text{V or } 9.0\text{V} \\ &V_{DD} = 15\text{V}, V_O = 1.5\text{V or } 13.5\text{V} \end{split}$ | | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | | 1.5<br>3.0<br>4.0 | V<br>V<br>V | | V <sub>IH</sub> | High Level<br>Input Voltage | $\begin{array}{l} I_O < 1~\mu A \\ V_{DD} = 5 V, V_O = 0.5 V \text{ or } 4.5 V \\ V_{DD} = 10 V, V_O = 1.0 V \text{ or } 9.0 V \\ V_{DD} = 15 V, V_O = 1.5 V \text{ or } 13.5 V \end{array}$ | 3.5<br>7.0<br>11.0 | | 3.5<br>7.0<br>11.0 | 2.75<br>5.50<br>8.25 | | 3.5<br>7.0<br>11.0 | | V<br>V<br>V | | l <sub>OL</sub> | Low Level<br>Output Current<br>(Note 3) | $ \begin{vmatrix} V_{DD} = 5V, V_O = 0.4V \\ V_{DD} = 10V, V_O = 0.5V \\ V_D = 15V, V_O = 1.5V \end{vmatrix} V_{IH} = V_{DD} \\ V_{IL} = V_{SS} $ | 0.64<br>1.6<br>4.2 | | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | | 0.36<br>0.9<br>2.4 | | mA<br>mA<br>mA | | Гон | High Level<br>Output Current<br>(Note 3) | $ \begin{vmatrix} V_{DD} = 5V, V_O = 4.6V \\ V_{DD} = 10V, V_O = 9.5V \\ V_D = 15V, V_O = 13.5V \end{vmatrix} \begin{array}{c} V_{IH} = V_{DD} \\ V_{IL} = V_{SS} \\ \end{aligned} $ | -0.64<br>-1.6<br>-4.2 | | -0.51<br>-1.3<br>-3.4 | -0.88<br>-2.25<br>-8.8 | | -0.36<br>-0.9<br>-2.4 | | mA<br>mA<br>mA | | I <sub>IN</sub> | Input Current,<br>Pin 2 or 14 | $V_{DD} = 15V, V_{IN} = 0V \text{ or } 15V$ | | ±0.02 | | ±10 <sup>-5</sup> | ±0.05 | | ±0.5 | μΑ | | I <sub>IN</sub> | Input Current<br>Other Inputs | V <sub>DD</sub> = 15V, V <sub>IN</sub> = 0V or 15V | | ±0.1 | | ±10 <sup>-5</sup> | | | ±1.0 | μΑ | 260°C Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed, they are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for acutal device operation. Note 2: $V_{SS} = 0V$ unless otherwise specified. Note 3: $I_{\mbox{OH}}$ and $I_{\mbox{OL}}$ are tested one output at a time. # DC Electrical Characteristics CD4538BC (Note 2) | Symbol | Parameter | Conditions | −40°C | | + <b>25°C</b> | | | +85°C | | Units | |-----------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|-------------------------|----------------------|-----------------------|----------------------|----------------| | - Landinoto | | Conditions | | Max | Min | Тур | Max | Min | Max | Office | | I <sub>DD</sub> | Quiescent<br>Device Current | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} $ | | 20<br>40<br>80 | | 0.005<br>0.010<br>0.015 | 20<br>40<br>80 | | 150<br>300<br>600 | μΑ<br>μΑ<br>μΑ | | V <sub>OL</sub> | Low Level<br>Output Voltage | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} \ \ \begin{aligned} I_{O} &< 1 \ \mu A \\ V_{IH} = V_{DD}, V_{IL} = V_{SS} \end{aligned} $ | | 0.05<br>0.05<br>0.05 | | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | | 0.05<br>0.05<br>0.05 | V<br>V<br>V | | V <sub>OH</sub> | High Level<br>Output Voltage | $ \begin{vmatrix} V_{DD} = 5V \\ V_{DD} = 10V \\ V_{DD} = 15V \end{vmatrix} V_{IA} = V_{DD}, V_{IL} = V_{SS} $ | 4.95<br>9.95<br>14.95 | | 4.95<br>9.95<br>14.95 | 5<br>10<br>15 | | 4.95<br>9.95<br>14.95 | | V<br>V<br>V | | V <sub>IL</sub> | Low Level<br>Input Voltage | $\begin{split} & I_O < 1~\mu\text{A} \\ &V_{DD} = 5\text{V}, V_O = 0.5\text{V or } 4.5\text{V} \\ &V_{DD} = 10\text{V}, V_O = 1.0\text{V or } 9.0\text{V} \\ &V_{DD} = 15\text{V}, V_O = 1.5\text{V or } 13.5\text{V} \end{split}$ | | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | | 1.5<br>3.0<br>4.0 | V<br>V<br>V | | V <sub>IH</sub> | High Level<br>Input Voltage | $\begin{split} & I_O < 1~\mu\text{A} \\ &V_{DD} = 5\text{V}, V_O = 0.5\text{V or } 4.5\text{V} \\ &V_{DD} = 10\text{V}, V_O = 1.0\text{V or } 9.0\text{V} \\ &V_{DD} = 15\text{V}, V_O = 1.5\text{V or } 13.5\text{V} \end{split}$ | 3.5<br>7.0<br>11.0 | | 3.5<br>7.0<br>11.0 | 2.75<br>5.50<br>8.25 | | 3.5<br>7.0<br>11.0 | | V<br>V<br>V | | l <sub>OL</sub> | Low Level<br>Output Current<br>(Note 3) | $ \begin{vmatrix} V_{DD} = 5V, V_O = 0.4V \\ V_{DD} = 10V, V_O = 0.5V \\ V_D = 15V, V_O = 1.5V \end{vmatrix} V_{IH} = V_{DD} \\ V_{IL} = V_{SS} $ | 0.52<br>1.3<br>3.6 | | 0.44<br>1.1<br>3.0 | 0.88<br>2.25<br>8.8 | | 0.36<br>0.9<br>2.4 | | mA<br>mA<br>mA | | ГОН | High Level<br>Output Current<br>(Note 3) | $ \begin{vmatrix} V_{DD} = 5V, V_O = 4.6V \\ V_{DD} = 10V, V_O = 9.5V \\ V_D = 15V, V_O = 13.5V \end{vmatrix} V_{IL} = V_{SS} $ | -0.52<br>-1.3<br>-3.6 | | -0.44<br>-1.1<br>-3.0 | -0.88<br>-2.25<br>-8.8 | | -0.36<br>-0.9<br>-2.4 | | mA<br>mA<br>mA | | I <sub>IN</sub> | Input Current,<br>Pin 2 or 14 | $V_{DD} = 15V, V_{IN} = 0V \text{ or } 15V$ | | ±0.02 | | ±10 <sup>-5</sup> | ±0.05 | | ±0.5 | μΑ | | I <sub>IN</sub> | Input Current<br>Other Inputs | $V_{DD} = 15V, V_{IN} = 0V \text{ or } 15V$ | | ±0.3 | | ±10 <sup>-5</sup> | ±0.3 | | ±1.0 | μΑ | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed, they are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for acutal device operation. Note 2: $V_{SS} = 0V$ unless otherwise specified. Note 3: $I_{\mbox{\scriptsize OH}}$ and $I_{\mbox{\scriptsize OL}}$ are tested one output at a time. | Symbol | Parameter | Conditio | ns | Min | Тур | Max | Units | |-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------|---------------------------------------|----------------------------------------|----------------| | t <sub>TLH</sub> , t <sub>THL</sub> | Output Transition Time | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | | | 100<br>50<br>40 | 200<br>100<br>80 | ns<br>ns<br>ns | | <sup>†</sup> PLH, <sup>†</sup> PHL | Propagation Delay Time | Trigger Operation— A or B to Q or $\overline{Q}$ V <sub>DD</sub> = 5V V <sub>DD</sub> = 10V V <sub>DD</sub> = 15V Reset Operation— C <sub>D</sub> to Q or $\overline{Q}$ V <sub>DD</sub> = 5V V <sub>DD</sub> = 10V V <sub>DD</sub> = 15V | | | 300<br>150<br>100<br>250<br>125<br>95 | 600<br>300<br>220<br>500<br>250<br>190 | ns<br>ns<br>ns | | $t_{WL}$ , $t_{WH}$ | Minimum Input Pulse Width A, B, or C <sub>D</sub> | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | | | 35<br>30<br>25 | 70<br>60<br>50 | ns<br>ns<br>ns | | t <sub>RR</sub> | Minimum Retrigger Time | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | | | 0 | 0<br>0<br>0 | ns<br>ns<br>ns | | C <sub>IN</sub> | Input Capacitance | Pin 2 or 14<br>Other Inputs | | | 10<br>5 | 7.5 | pF<br>pF | | PW <sub>OUT</sub> | Output Pulse Width (Q or $\overline{Q}$ ) ( <b>Note:</b> For Typical Distribution, see <i>Figure 9</i> ) | $\begin{aligned} R_X &= 100 k \Omega \\ C_X &= 0.002 \mu F \end{aligned}$ | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | 208<br>211<br>216 | 226<br>230<br>235 | 244<br>248<br>254 | μs<br>μs<br>μs | | | | $R_{X} = 100 \text{ k}\Omega$ $C_{X} = 0.1 \mu\text{F}$ | $V_{DD} = 5V$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$ | 8.83<br>9.02<br>9.20 | 9.60<br>9.80<br>10.00 | 10.37<br>10.59<br>10.80 | ms<br>ms<br>ms | | | | $R_{X} = 100 \text{ k}\Omega$ $C_{X} = 10.0 \mu\text{F}$ | $V_{DD} = 5V$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$ | 0.87<br>0.89<br>0.91 | 0.95<br>0.97<br>0.99 | 1.03<br>1.05<br>1.07 | s<br>s<br>s | | Pulse Width Match between Circuits in the Same Package $C_X = 0.1 \ \mu F, R_X = 100 \ k\Omega$ | | $R_{X} = 100 \text{ k}\Omega$ $C_{X} = 0.1 \mu\text{F}$ | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | | ±1<br>±1<br>±1 | | %<br>%<br>% | | Operating ( | Conditions | | | | | | | | R <sub>X</sub><br>C <sub>X</sub> | External Timing Resistance<br>External Timing Capacitance | | | 5.0<br>0 | | **<br>No Limit | kΩ<br>pF | $<sup>^{\</sup>ast}\text{AC}$ parameters are guaranteed by DC correlated testing. # **Logic Diagram** TL/F/6000-3 <sup>\*\*</sup>The maximum usable resistance R<sub>X</sub> is a function of the leakage of the Capacitor C<sub>X</sub>, leakage of the CD4538B, and leakage due to board layout, surface resistance, etc. # **Theory of Operation** FIGURE 2 TL/F/6000-4 ## **Trigger Operation** The block diagram of the CD4538B is shown in *Figure 1*, with circuit operation following. As shown in Figures 1 and 2, before an input trigger occurs, the monostable is in the quiescent state with the Q output low, and the timing capacitor $C_{\boldsymbol{X}}$ completely charged to V<sub>DD</sub>. When the trigger input A goes from V<sub>SS</sub> to V<sub>DD</sub> (while inputs B and CD are held to VDD) a valid trigger is recognized, which turns on comparator C1 and N-Channel transistor N1 0. At the same time the output latch is set. With transistor N1 on, the capacitor $C_X$ rapidly discharges toward VSS until VREF1 is reached. At this point the output of comparator C1 changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor C<sub>X</sub> begins to charge through the timing resistor, $R_{\mbox{\scriptsize X}},$ toward $\mbox{\scriptsize V}_{\mbox{\scriptsize DD}}.$ When the voltage across CX equals VREF2, comparator C2 changes state causing the output latch to reset (Q goes low) while at the same time disabling comparator C2. This ends the timing cycle with the monostable in the quiescent state, waiting for the next trigger. A valid trigger is also recognized when trigger input B goes from V<sub>DD</sub> to V<sub>SS</sub> (while input A is at V<sub>SS</sub> and input C<sub>D</sub> is at V<sub>DD</sub>) @ . It should be noted that in the quiescent state $C_X$ is fully charged to $V_{DD}$ , causing the current through resistor $R_X$ to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the CD4538B is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to Q is independent of the value of $C_X$ , $R_X$ , or the duty cycle of the input waveform. ### **Retrigger Operation** The CD4538B is retriggered if a valid trigger occurs followed by another valid trigger before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin 2 or 14 has begun to rise from V<sub>REF1</sub>, but has not yet reached V<sub>REF2</sub>, will cause an increase in output pulse width T. When a valid retrigger is initiated 0, the voltage at T2 will again drop to V<sub>REF1</sub> before progressing along the RC charging curve toward V<sub>DD</sub>. The Q output will remain high until time T, after the last valid retrigaer. ### **Reset Operation** The CD4538B may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on $C_D$ sets the reset latch and causes the capacitor to be fast charged to $V_{DD}$ by turning on transistor Q1 $\textcircled{\scriptsize 0}$ . When the voltage on the capacitor reaches $V_{REF2}$ , the reset latch will clear and then be ready to accept another pulse. If the $C_D$ input is held low, any trigger inputs that occur will be inhibited and the Q and $\overline{Q}$ outputs of the output latch will not change. Since the Q output is reset when an input low level is detected on the $C_D$ input, the output pulse T can be made significantly shorter than the minimum pulse width specification. # **Typical Applications** TL/F/6000-5 TL/F/6000-6 FIGURE 3. Retriggerable Monostables Circuitry TL/F/6000-8 FIGURE 4. Non-Retriggerable Monostables Circuitry FIGURE 5. Connection of Unused Sections # Typical Applications (Continued) TL/F/6000-15 FIGURE 9. Typical Normalized Distribution of Units for Output Pulse Width TL/F/6000-17 FIGURE 10. Typical Pulse Width Variation as a Function of Supply Voltage $V_{DD}$ TL/F/6000 FIGURE 11. Typical Total Supply Current Versus Output Duty Cycle, $R_X=100~k\Omega, C_L=50~pF,$ $C_X=100~pF,$ One Monostable Switching Only TL/F/6000-16 FIGURE 12. Typical Pulse Width Error Versus Temperature TL/F/6000-18 FIGURE 13. Typical Pulse Width Error Versus Temperature TIMING RC PRODUCT TL/F/6000-20 FIGURE 14. Typical Pulse Width Versus Timing RC Product ### Physical Dimensions inches (millimeters) (Continued) Molded Dual-In-Line Package (N) Order Number CD4538BMN or CD4538BCN NS Package Number N16E #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 35 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408